We present in this paper parametric studies of board-level reliability of wafer-level chip-scale packages subjected to a specific pulse-controlled drop test condition. Eighteen experiment cells, constructed by varying joint pitch, die thickness, and die size, are proposed and examined numerically. The transient analysis follows the support excitation scheme and incorporates an implicit time integration solver. Numerical results indicate that the drop reliability of the package enhances as the die thickness as well as the die size decreases. Moreover, the package with smaller solder joints and a smaller joint pitch suffers a greater drop reliability concern.

1.
Lai
,
Y.-S.
, and
Wang
,
T. H.
, 2007, “
Optimal Design Towards Enhancement of Board-Level Thermomechanical Reliability of Wafer-Level Chip-scale Packages
,”
Microelectron. Reliab.
0026-2714,
47
(
1
), pp.
104
110
.
2.
Lai
,
Y.-S.
,
Wang
,
T. H.
,
Tsai
,
H.-H.
, and
Jen
,
M.-H. R.
, 2007, “
Cyclic Bending Reliability of Wafer-Level Chip-Scale Packages
,”
Microelectron. Reliab.
0026-2714,
47
(
1
), pp.
111
117
.
3.
JEDEC Solid State Technology Association, 2001, JESD22-B110: Subassembly Mechanical Shock.
4.
JEDEC Solid State Technology Association, 2003, JESD22-B111: Board Level Drop Test Method of Component for Handheld Electronics Products.
5.
Yeh
,
C.-L.
, and
Lai
,
Y.-S.
, 2006, “
Support Excitation Scheme for Transient Analysis of JEDEC Board-Level Drop Test
,”
Microelectron. Reliab.
0026-2714
46
(
2-4
) pp.
626
636
.
6.
Yeh
,
C.-L.
,
Lai
,
Y.-S.
, and
Kao
,
C.-L.
, 2006, “
Evaluation of Board-Level Reliability of Electronic Packages under Consecutive Drops
,”
Microelectron. Reliab.
0026-2714
46
(
7
) pp.
1172
1182
.
7.
Lai
,
Y.-S.
,
Yang
,
P.-F.
,
Yeh
,
C.-L.
, and
Tsai
,
C.-I.
, 2004, “
Board-Level Drop Performance of Lead-Free Chip-Scale Packages with Different Soldermask Openings and Solder Compositions
,”
Proceedings 6th International Conference on Electronics Materials and Packaging
, Penang, Malaysia, pp.
56
60
.
8.
Wiese
,
S.
, and
Rzepka
,
S.
, 2004, “
Time-Independent Elastic-Plastic Behaviour of Solder Materials
,”
Microelectron. Reliab.
0026-2714
44
(
12
) pp.
1893
1900
.
9.
Lai
,
Y.-S.
,
Yang
,
P.-F.
, and
Yeh
,
C.-L.
, 2006, “
Experimental Studies of Board-Level Reliability of Chip-Scale Packages Subjected to JEDEC Drop Test Condition
,”
Microelectron. Reliab.
0026-2714
46
(
2-4
), pp.
645
650
.
10.
Yeh
,
C.-L.
,
Lai
,
Y.-S.
, and
Kao
,
C.-L.
, 2005, “
Prediction of Board-Level Reliability of Chip-scale Packages Under Consecutive Drops
,”
Proceedings 7th Electronics Packaging Technology Conference
, Singapore, pp.
73
80
.
11.
Lai
,
Y.-S.
,
Yang
,
P.-C.
,
Yeh
,
C.-L.
, and
Wang
,
T. H.
, 2005, “
Impact of Various JEDEC Drop Test Conditions on Board-Level Reliability of Chip-Scale Packages
,”
Proceedings 38th International Symposium on Microelectronics
, Philadelphia, PA, pp.
199
205
.
You do not currently have access to this content.